# Lab 04 - Single Cycle Datapath

## Introduction

In this lab you will be building a single cycle version of the MIPS datapath. The datapath is composed of many components interconnected. They include an ALU, Registers, Memory, and most importantly the Program Counter (PC). The program counter is the only clocked component within this design, and specifies the memory address of the current instruction. Every cycle the PC will be moved to the next instructions location. **The MIPS architecture is BYTE ADDRESSABLE**. Remember this when handling the PC, and the memory (which is WORD ADDRESSABLE).

### Pre-lab

You will need to submit your test file (init.coe) on ilearn (check online for due dates) prior to coming to lab. Your init.coe should demonstrate that you have read through the lab specifications and understand the goal of this lab. You will need to consider the boundary cases. You do not need to begin designing yet, but this testbench will be helpful during the lab while you are designing.

The component connections (shown below) are outlined in the CS161 notes.



#### **Deliverables**

For the turn-in of this lab you should have a working **single cycle datapath**. The inputs to the top module (processor.v) are only a clk, and rst signals. The datapath should be programmed by a ".coe" file which holds MIPS assembly instructions. The top module should also have output debug signals to monitor the datapath, you should still connect these signals when you demo.

For this lab, you are not required to build all the datapath components but you are required to connect them together in the datapath template provided (datapath.v). You will be connecting this datapath and your alu\_control.v and control.v from Lab 03 in the top level modules (processor.v). All of the files can be found <a href="here">here</a>. If you need more functionality you will have to build the components yourself. To use the given components you only need to copy the given verilog files into your project. By default the architecture's memory loads data from an init.coe file. The programming occurs when the rst signal is held high. A sample <a href="init.coe">init.coe</a> file is given, but does not fully test the datapath. You will have to extend it.. For convenience, the assembly for the init.coe file can be found <a href="here">here</a>.

#### Turn-In

Each student should turn in one tar file to iLearn. Your Verilog code can be (and should be) identical to the other members of your group. The contents of which should be:

- A README file
- All Verilog (and .coe/.asm) files used in your design and for testing

# **Output**

The expected waveform for the init.coe file is shown below. Notice the PC increments by 4, the code runs a loop so the waveform can continue indefinitely and if you add the memory buffer to the waveform you can scroll to see that the store properly saves 684 to address 132.

| Name                                       | Value          | milion | 20 ns | lim | 40 ns | dim | 60 ns | dim | 80 ns | limi | 100 ns        | ılıı | 120 | ns        | 1       | 40 ns    |          | 160     | 15         | 18      | ns         |                                              | 200 ns | ,    | 220 r  | 5   |      | 240 ns |            | 260 r | 5  | 2         | 80 ns |        | 300 ns |
|--------------------------------------------|----------------|--------|-------|-----|-------|-----|-------|-----|-------|------|---------------|------|-----|-----------|---------|----------|----------|---------|------------|---------|------------|----------------------------------------------|--------|------|--------|-----|------|--------|------------|-------|----|-----------|-------|--------|--------|
| V <sub>er</sub> cik<br>V <sub>er</sub> rst | 1 0            |        |       |     |       | L   |       | 4   |       |      |               |      |     | 1         |         |          | L        |         |            |         | П          |                                              |        | Ц    |        |     |      |        |            |       |    |           |       |        |        |
| yrog_count[31:0]                           | 12             |        |       |     |       | 0   |       |     |       |      |               | 4    | 8   | 12        | 15      | X        | 0 (      | 24      | 28         | 32      | 36         | ) 8                                          |        | 2 (  | 15     | 20  | ) 24 | 2      | <b>3</b> ( | 32    | 36 | X         | 1     |        | 20     |
| ▶ 🕌 instr_opcode[5:0]                      | 0              |        |       |     |       | 0   |       |     |       |      | 35 (          | 0    | 43  | 0         |         |          |          |         |            |         | <b>/ 4</b> | <b>/</b> 4                                   |        | 0 (  | 8      |     |      | 0      |            |       | 4  | (4)       | 0     |        |        |
| ¥ reg1_addr[4:0]                           | 3              |        |       |     |       | 0   |       |     |       |      |               | 2    | 0   |           | 3       | X        | 5        |         |            | 1       |            | 0                                            | X      | 3    | $\Box$ | 5   | X    | 6      | X          | •     |    | 0         | X     | 3      | 5      |
| ▶ 🦷 reg1_data[31:0]                        | 684            |        |       |     |       | 0   |       |     |       |      | $\supseteq$ ( | 342  | 0   |           | 84      | ( 6      | 96       | 68      | 10         | 696     | χ_         | 0                                            | X      | 684  |        | 696 | X    | 680    | X          | 696   |    | 0         | X     | 684    | 696    |
| ▶ 🧗 reg2_addr[4:0]                         | 2              |        |       |     |       | 0   |       |     |       |      |               | 2    | 1   | 2         | X       | X        | 3        |         |            | Œ       | <b>(</b> 0 | <u>)                                    </u> |        | 2 (  |        | 3   | X    | 2      |            | 1     | 0  | X         | 2     |        | 3      |
| ▶ 🤻 reg2_data[31:0]                        | 842            |        |       |     |       | 0   |       |     |       |      | $\square$     | 342  | 684 | 342       | X       | (        | 84       |         | 342        |         | ) O        | 68                                           | 1 (3   | 42   | 696    | 684 | X    | 34     | 2          |       | 0  | 684       | 34    | 2 ( 69 | 6 684  |
| ▶ 🦞 write_reg_addr[4:0]                    | (              |        |       |     |       | 0   |       |     |       |      | 2)(           | 3    |     | 4         |         | X        | 6        |         | 8          | 4       | <b>V</b> 0 | ) 3                                          | X      | 4 (  |        | 6   | X    | 8      |            | 6     | 0  | X         | 4     |        | 6      |
| ▶ 🧲 write_reg_data[31:0]                   | 342            |        |       |     |       | 0   |       |     |       |      | 3(            | 684  | 132 | 342       | 696     | (        | 80       | 1022    | 42949      | 4       | <b>(</b> 0 | 13                                           | 2 ( 3  | 42 \ | 696    | 680 | 10   | 2 429  | 9          | •     | 0  | <u> 1</u> | 34    | 69     | 6 680  |
| lk_period                                  | 10000 ps       |        |       |     |       |     |       |     |       |      |               |      |     |           |         |          | 10000 ps |         |            |         |            |                                              |        |      |        |     |      |        |            |       |    |           |       |        |        |
| 🗸 😽 buff[255:0]                            | [0,0,0,0,0,0,0 |        |       |     |       |     |       |     |       |      |               |      |     | 0,0,0,0,0 | ,0,0,0, | 0,0,0,0, | 0,0,0,0, | 0,0,0,0 | 0,0,0,0,0, | 0,0,0,0 | 0,0,0,0,   | .]                                           |        |      |        |     |      |        |            |       |    |           |       |        |        |
| [255]                                      | 0              |        |       |     |       |     |       |     |       |      |               |      |     |           |         |          |          | 0       |            |         |            |                                              |        |      |        |     |      |        |            |       |    |           |       |        |        |
| <b>▶ 1</b> [254]                           | 0              |        |       |     |       |     |       |     |       |      |               |      | 1   |           |         |          |          | 0       |            |         |            |                                              |        |      | I      |     |      |        |            |       |    |           |       |        |        |
| <b>▶</b> 🕌 [136]                           | I.             |        |       |     |       |     |       |     |       |      |               |      |     |           |         |          |          | 1       |            | _       |            |                                              |        |      | +      |     |      |        |            | +     |    |           |       |        |        |
| 135]                                       | 0              |        |       |     |       |     |       |     |       |      |               |      |     |           |         |          |          | 1       |            |         |            |                                              |        |      |        |     |      |        |            |       |    |           |       |        |        |
| ► N [134]                                  | ő              |        |       |     |       |     |       |     |       |      |               |      |     |           |         |          |          | ,       |            |         |            |                                              |        |      |        |     |      |        |            |       |    |           |       |        |        |
| [133]                                      | 0              |        |       |     |       |     |       |     |       |      |               |      |     |           |         |          |          |         |            |         |            |                                              |        |      |        |     |      |        |            |       |    |           |       |        |        |
| [133]<br>[132]                             | 684            |        |       |     |       |     | 0     |     |       |      |               |      |     |           |         |          |          | ١       |            |         |            |                                              |        |      | 684    |     |      |        |            |       |    |           |       |        |        |
| <ul><li>■ (132)</li><li>■ (131)</li></ul>  | 0              |        |       |     |       |     | ٧     |     |       |      |               |      |     |           |         |          |          | 1       |            |         |            |                                              |        |      | 001    |     |      |        |            |       |    |           |       |        |        |
| ) [130]<br>(130]                           | ,              |        |       |     |       |     |       |     |       |      |               |      |     |           |         |          |          | 1       |            |         |            |                                              |        |      |        |     |      |        |            |       |    |           |       |        |        |